DocumentCode :
919228
Title :
A hardware implementation for full-search motion estimation of AVS with search center prediction
Author :
Yao, Shuo ; Guo, Hai-Jun ; Yu, Lu ; Zhang, Ke
Author_Institution :
Zhejiang Univ., Hangzhou
Volume :
52
Issue :
4
fYear :
2006
Firstpage :
1356
Lastpage :
1361
Abstract :
This paper presents a full search motion estimation algorithm with search center prediction for AVS and the VLSI architecture to realize the algorithm. The proposed algorithm achieves comparable performance in coding efficiency with the anchor algorithm, whereas has low storage requirement, low required bandwidth and low complexity for the hardware implementation. The proposed architecture adopts 1-D PE arrays architecture and can perform variable block size motion estimation with 70 k logic gates and 24 kbits on-chip memory. The architecture achieves best tradeoff in terms of speed and hardware cost. The design can satisfy real-time encoding for AVS high definition application of 1280times720 picture size at 60 fps
Keywords :
VLSI; audio coding; integrated logic circuits; motion estimation; search problems; video coding; AVS; VLSI architecture; anchor algorithm; full-search motion estimation; hardware implementation; logic gates; on-chip memory; real-time encoding; search center prediction; Automatic voltage control; Bandwidth; Costs; Entropy coding; Filters; Hardware; Logic arrays; Logic gates; Motion estimation; Very large scale integration;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2006.273156
Filename :
4050067
Link To Document :
بازگشت