DocumentCode :
919351
Title :
A flexible VLSI architecture of transport processor for an AVS HDTV decoder SoC
Author :
Zhang, Zhenrui ; Wu, Di ; Zhang, Peng ; Xie, Don ; Gao, Wen
Author_Institution :
Inst. of Comput. Technol., Chinese Acad. of Sci., Beijing
Volume :
52
Issue :
4
fYear :
2006
Firstpage :
1427
Lastpage :
1432
Abstract :
In this paper, we present a VLSI design of transport processor for an AVS HDTV decoder SoC. The design provides a flexible data flow, which supports both broadcasting service and IPTV service with DVR capability. The design is characterized by two-bus architecture, in which a RISC CPU is used for control of general purpose and some dedicated hardware for accelerating data processing. The common on-chip SRAM is used to store input transport packets and the intermediate result in order to improve system performance and reduce the area. The design is described in Verilog HDL, simulated with VCS simulator, and implemented using 0.18 mum CMOS cell library. The circuit costs about 75 k equivalent logic gates and the processing capability is up to 90 Mbps
Keywords :
CMOS integrated circuits; IP networks; VLSI; audio coding; decoding; high definition television; system-on-chip; video coding; AVS HDTV decoder SoC; CMOS cell library; IPTV service; RISC CPU; Verilog HDL; accelerating data processing; flexible VLSI architecture; logic gates; on-chip SRAM; transport processor; Acceleration; Broadcasting; Circuit simulation; Decoding; HDTV; Hardware design languages; IPTV; Process design; Reduced instruction set computing; Very large scale integration;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2006.273166
Filename :
4050077
Link To Document :
بازگشت