Title :
Asymmetric gate-induced drain leakage and body leakage in vertical MOSFETs with reduced parasitic capacitance
Author :
Gili, Enrico ; Kunz, V. Dominik ; Uchino, Takashi ; Hakim, M.M.A. ; de Groot, C.H. ; Ashburn, Peter ; Hall, Stephen
Author_Institution :
Sch. of Electron. & Comput. Sci., Univ. of Southampton, UK
fDate :
5/1/2006 12:00:00 AM
Abstract :
Vertical MOSFETs, unlike conventional planar MOSFETs, do not have identical structures at the source and drain, but have very different gate overlaps and geometric configurations. This paper investigates the effect of the asymmetric source and drain geometries of surround-gate vertical MOSFETs on the drain leakage currents in the OFF-state region of operation. Measurements of gate-induced drain leakage (GIDL) and body leakage are carried out as a function of temperature for transistors connected in the drain-on-top and drain-on-bottom configurations. Asymmetric leakage currents are seen when the source and drain terminals are interchanged, with the GIDL being higher in the drain-on-bottom configuration and the body leakage being higher in the drain-on-top configuration. Band-to-band tunneling is identified as the dominant leakage mechanism for both the GIDL and body leakage from electrical measurements at temperatures ranging from -50 to 200°C. The asymmetric body leakage is explained by a difference in body doping concentration at the top and bottom drain-body junctions due to the use of a p-well ion implantation. The asymmetric GIDL is explained by the difference in gate oxide thickness on the vertical <110> pillar sidewalls and the horizontal <100> wafer surface.
Keywords :
MOSFET; ion implantation; leakage currents; tunnelling; -50 to 200 C; asymmetric gate induced drain leakage; band-to-band tunneling; body leakage; drain geometries; drain-on-bottom configuration; drain-on-top configuration; fillet local oxidation; horizontal wafer surface; leakage current; p-well ion implantation; reduced parasitic capacitance; temperature function; vertical MOSFET; vertical pillar sidewalls; Doping; Electric variables measurement; Geometry; Ion implantation; Leakage current; MOSFETs; Parasitic capacitance; Temperature distribution; Temperature measurement; Tunneling; Band-to-band tunneling; body leakage; fillet local oxidation (FILOX); gate-induced drain leakage (GIDL); leakage current; vertical MOSFET;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2006.872361