DocumentCode :
919945
Title :
A Voltage Scalable 0.26 V, 64 kb 8T SRAM With V _{\\min} Lowering Techniques and Deep Sleep Mode
Author :
Kim, Tae-Hyoung ; Liu, Jason ; Kim, Chris H.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN
Volume :
44
Issue :
6
fYear :
2009
fDate :
6/1/2009 12:00:00 AM
Firstpage :
1785
Lastpage :
1795
Abstract :
A voltage scalable 0.26 V, 64 kb 8T SRAM with 512 cells per bitline is implemented in a 130 nm CMOS process. Utilization of the reverse short channel effect in a SRAM cell design improves cell write margin and read performance without the aid of peripheral circuits. A marginal bitline leakage compensation (MBLC) scheme compensates for the bitline leakage current which becomes comparable to a read current at subthreshold supply voltages. The MBLC allows us to lower Vmin to 0.26 V and also eliminates the need for precharged read bitlines. A floating read bitline and write bitline scheme reduces the leakage power consumption. A deep sleep mode minimizes the standby leakage power consumption without compromising the hold mode cell stability. Finally, an automatic wordline pulse width control circuit tracks PVT variations and shuts off the bitline leakage current upon completion of a read operation.
Keywords :
CMOS memory circuits; SRAM chips; integrated circuit design; leakage currents; CMOS process; PVT variation; SRAM cell design; automatic wordline pulse width control circuit; bitline leakage current; cell write margin; deep sleep mode; floating read bitline; leakage power consumption; marginal bitline leakage compensation; read current; reverse short channel effect; size 130 nm; subthreshold supply voltage; voltage 0.26 V; write bitline; Automatic control; CMOS process; Circuit stability; Current supplies; Energy consumption; Leakage current; Pulse circuits; Random access memory; Space vector pulse width modulation; Voltage; Bitline leakage compensation; floating bitlines; low-voltage SRAM design; minimum operation voltage; sleep mode;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2020201
Filename :
4982884
Link To Document :
بازگشت