DocumentCode
920896
Title
A low power and high speed data transfer scheme with asynchronous compressed pulse width modulation for AS-Memory
Author
Yamauchi, Takashi ; Morooka, Yoshikazu ; Ozaki, Hideyuki
Author_Institution
ULSI Lab., Mitsubishi Electr. Corp., Itami, Japan
Volume
31
Issue
4
fYear
1996
fDate
4/1/1996 12:00:00 AM
Firstpage
523
Lastpage
530
Abstract
This paper describes an approach to a low power and high speed data transfer scheme in the internal data bus of an AS-Memory which has ASIC circuitry and memory array. Pulse width modulation, which is operated asynchronously, is applied to the wide internal data bus. An automatic gain controlled amplifier which amplifies many small signals from the memory array is also newly developed to achieve a fast data output. Applying this architecture to an AS-Memory, the area and power consumption of the internal data bus interface can be reduced to 25% and 36%, respectively
Keywords
application specific integrated circuits; automatic gain control; integrated memory circuits; memory architecture; pulse width modulation; system buses; AC-PWM; AS-Memory; ASIC circuitry; architecture; asynchronous compressed pulse width modulation; automatic gain controlled amplifier; internal data bus interface; low power high speed data transfer; memory array; Application specific integrated circuits; Automatic control; Energy consumption; Pulse amplifiers; Pulse circuits; Pulse compression methods; Pulse modulation; Pulse width modulation; Space vector pulse width modulation; Timing; Voltage;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/4.499728
Filename
499728
Link To Document