DocumentCode :
923760
Title :
Power Design for Gigabit Josephson Logic Systems
Author :
Arnett, Patrick C. ; Herrell, Dennis J.
Volume :
28
Issue :
5
fYear :
1980
fDate :
5/1/1980 12:00:00 AM
Firstpage :
500
Lastpage :
508
Abstract :
An ac power system design in described for powering, at near gigahertz frequencies, 16K Josephson latching logic circuits distributed uniformly over 16 chips. The power system distributes a sinusoidal current waveform from a single source to the many chip quadrants through a tree system of thin-film transformers that have branching secondaries and multiple turn primaries to maintain nearly constant current amplitudes throughout the system and small phase skews at the logic-circuit level. The sinusoidal waveform is clipped on-chip to provide the trapezoidal waveform required by the logic circuits. The ratio of the duration of the up-portion of the trapezoidal half-cycle to the half-cycle period (the logic cycle) is defined as the active duty cycle for the logic. The 16K circuit-power design is capable of providing an 80-percent duty cycle at a 1.7-ns logic cycle while keeping current levels in the system below 300 mA. An approximate expression is derived that predicts that for any power-system design of this type the product of the system size, the highest frequency of operation, and the chip-quadrant current level is a constant.
Keywords :
Frequency; Josephson junctions; Logic circuits; Power distribution; Power systems; Pulse measurements; Regulators; Switching circuits; System-on-a-chip; Transformers;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.1980.1130108
Filename :
1130108
Link To Document :
بازگشت