DocumentCode :
925408
Title :
An approach to sequential circuit construction in LSI programmable arrays
Author :
Papachristou, Christos A. ; Sarma, Debabrata
Author_Institution :
University of Cincinnati, Department of Electrical & Computer Engineering, Cincinnati, USA
Volume :
130
Issue :
5
fYear :
1983
fDate :
9/1/1983 12:00:00 AM
Firstpage :
159
Lastpage :
164
Abstract :
Programmable logic arrays (PLAs) are nowadays extensively used in the design of combinational and sequential logic circuits for LSI/VLSI implementation of digital systems. A PLA realisation that requires lesser number of cells for implementing the required logic results in a reduced chip area, and this is suitable for LSI/VLSI designs. The PLA design technique for sequential logic circuits, presented in the paper, is motivated by the above consideration of reduced number of cells. The proposed method takes advantage of the common next-state table entries to reduce the number of P-terms required, thereby reducing the number of PLA cells. The method is formalised by an iterative construction procedure which produces the PLA fuse tables, together with the corresponding state codings. A Pascal program implementing this procedure has been developed.
Keywords :
cellular arrays; combinatorial circuits; integrated circuit technology; integrated logic circuits; large scale integration; sequential circuits; LSI programmable arrays; P-terms; Pascal program; VLSI; combinational circuits; digital systems; iterative construction; logic arrays; sequential circuit construction;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
DOI :
10.1049/ip-e.1983.0036
Filename :
4645764
Link To Document :
بازگشت