DocumentCode :
928721
Title :
A review of synchronisation and matching in fault-tolerant systems
Author :
Moore, W.R. ; Haynes, N.A.
Volume :
131
Issue :
4
fYear :
1984
fDate :
7/1/1984 12:00:00 AM
Firstpage :
119
Lastpage :
124
Abstract :
The paper reviews the reasons for and the problems of synchronising the processors of a faulttolerant system and of matching the data in them. It is known that exact solutions require at least (3t + 1) channels for t-fault-tolerance, but that more economical solutions with only (2t + 1) channels are feasible when assumptions are made which ensure consistent data in the fault-free processors. The assumptions and the efficiencies of previous algorithms are discussed in the light of overall reliability targets, and the relevance of `malicious¿¿ faults and interactive consistency are highlighted. New minimum-hardware solutions are introduced which are particularly suited to microprocessor applications.
Keywords :
fault tolerant computing; fault-free processors; fault-tolerant systems; interactive consistency; matching; microprocessor applications; reliability targets; review; synchronisation;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
DOI :
10.1049/ip-e.1984.0022
Filename :
4646107
Link To Document :
بازگشت