Title :
General-purpose parallel hardware approach to the routing problem of VLSI layout
Author :
Sagar, V.K. ; Massara, R.E.
Author_Institution :
Centre of VLSI Syst. Design, Essex Univ., Colchester, UK
fDate :
8/1/1993 12:00:00 AM
Abstract :
A novel solution to the important problem of speeding up the routing process in integrated circuit (IC) design, involving the use of general-purpose parallel computing hardware, is introduced. In the past, attempts to speed up any one stage of the VLSI design process have often resulted in a very expensive, dedicated piece of hardware which cannot be used to speed up other phases of the design process. In the case of routing, dedicated hardware has been designed to accelerate specifically the maze routing algorithm, which is more useful for routing PCBs rather than VLSI designs. As more general-purpose parallel hardware has become available, especially in the form of workstations, there has been an increasing need to exploit parallelism in many computationally intensive applications. The authors address the problem of exploiting parallelism in the computationally intensive problem of routing for VLSI design. This is performed hierarchically and involves two stages: global and detailed routing. A parallel routing framework was proposed to fit into such a structure. Not only some of the ideas in the framework but also a general evaluation of the different parts of the framework are presented
Keywords :
VLSI; circuit layout CAD; integrated circuit technology; network routing; parallel processing; CAD; CHATOBOX; IC design; PDRM; PGRM; SPHIR; VLSI layout; computationally intensive problem; detailed routing; global routing; integrated circuit; parallel routing framework;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings G