DocumentCode
930474
Title
High-Speed GaAs Static Random-Access Memory
Author
Bert, Georges ; Morin, Jean-Paul ; Nuzillat, Gerard ; Arnodo, Christian
Volume
30
Issue
7
fYear
1982
Firstpage
1014
Lastpage
1019
Abstract
An 8-bit fully decoded RAM test circuit has been designed and fabricated using enhancement-mode GaAs-MESFET´s with the LPFL circuit approach. Correct operation of the circuit has been observed for a supply voltage varying from 3.5 to 7 V. An access time of 0.6 ns was measured for a total power consumption of 85 mW under nominal operating conditions. This circuit was used to develop and validate both a design strategy and computer-aided design (CAD) tools oriented towards cache or buffer memories of realistic complexity. It is shown that a performance-optimized 1-kbit RAM exhibiting an access time of 1.1 ns for a power dissipation of 850 mW would be feasible with the present fabrication technology.
Keywords
Circuit testing; Decoding; Design automation; Energy consumption; Gallium arsenide; Power measurement; Random access memory; Read-write memory; Time measurement; Voltage;
fLanguage
English
Journal_Title
Microwave Theory and Techniques, IEEE Transactions on
Publisher
ieee
ISSN
0018-9480
Type
jour
DOI
10.1109/TMTT.1982.1131191
Filename
1131191
Link To Document