DocumentCode :
930491
Title :
Modeling and Design of CMOS UHF Voltage Multiplier for RFID in an EEPROM Compatible Process
Author :
Bergeret, Emmanuel ; Gaubert, Jean ; Pannier, Philippe ; Gaultier, Jean Marie
Author_Institution :
Univ. Polytech. Sch. of Marseilles, Marseilles
Volume :
54
Issue :
10
fYear :
2007
Firstpage :
833
Lastpage :
837
Abstract :
Modeling and design of CMOS ultra-high-frequency (UHF) voltage multipliers are presented. These circuits recover power from incident radio frequency (RF) signal and supply battery less UHF RF identification (RFID) transponders. An analytical model of CMOS UHF voltage multipliers is developed. It permits to determine the main design parameters in order to improve multiplier performance. The design of this kind of circuits is then greatly simplified and simulation time is reduced. Thanks to this model, a voltage multiplier is designed and implemented in a low-cost electrically erasable programmable read-only memory compatible CMOS process without Schottky diodes layers. Measurements results show communication ranges up to 5 m in the U.S. standard.
Keywords :
CMOS analogue integrated circuits; EPROM; UHF integrated circuits; radiofrequency identification; transponders; voltage multipliers; CMOS UHF voltage multiplier design; EEPROM compatible process; RFID; UHF RF identification transponders; CMOS process; Circuits; EPROM; Process design; RF signals; Radio frequency; Radiofrequency identification; Semiconductor device modeling; Signal processing; Voltage; MOSFET voltage multiplier; nonlinear model; passive transponders; radio frequency identification (RFID);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2007.902222
Filename :
4349219
Link To Document :
بازگشت