DocumentCode :
930832
Title :
Impact of gate tunnelling leakage on CMOS circuits with full open defects
Author :
Rodriguez-Montanes, R. ; Arumi, Daniel ; Figueras, J. ; Eichenberger, S. ; Hora, C. ; Kruseman, B.
Author_Institution :
Univ. Politec. de Catalunya, Barcelona
Volume :
43
Issue :
21
fYear :
2007
Firstpage :
1140
Lastpage :
1141
Abstract :
Interconnecting lines with full open defects become floating lines. In nanometric CMOS technologies, gate tunnelling leakage currents impact the behaviour of these lines, which cannot be considered electrically isolated anymore. The voltage of the floating node is determined by its neighbours and leakage currents. After some time an equilibrium is reached between these effects. Theoretical analysis and experimental evidence of this behaviour are presented.
Keywords :
CMOS integrated circuits; integrated circuit reliability; leakage currents; nanoelectronics; tunnelling; CMOS circuits; floating lines; full open defects; gate tunnelling leakage currents; nanometric CMOS technology;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20072117
Filename :
4349252
Link To Document :
بازگشت