Title :
Faults and fault effects in NMOS circuits¿impact on design for testability
Author :
Burgess, N. ; Damper, R.I. ; Shaw, S.J. ; Wilkins, D.R.J.
Author_Institution :
University of Southampton, Department of Electronics & Information Engineering, Southampton, UK
fDate :
6/1/1985 12:00:00 AM
Abstract :
VLSI circuits currently being designed are so complex that it is now extremely difficult to test them adequately to determine whether or not they have been processed correctly. Design for testability (DFT) techniques are often used in an attempt to ease this problem by identifying and redesigning potentially `difficult-to-test¿ parts of the circuits. The `testability¿ of the circuit is usually evaluated in terms of the stuck-at fault model. However, there have been growing doubts over the ability of this model to cover certain common faults that can occur in MOS processing (at present, the dominant VLSI technology). The paper describes software simulations of faults in simple NMOS logic circuits showing that not all fault effects in NMOS circuits are modellable as `stuck¿ nodes. An improved fault model which would better reflect MOS fault effects has yet to be defined. Until such an improved model is available, DFT rules for MOS circuits are best regarded as provisional. We therefore conclude with a discussion of ad hoc `physical design for testability¿ techniques that exploit current understanding of the relation between MOS faults and their fault effects.
Keywords :
VLSI; digital simulation; electrical faults; field effect integrated circuits; integrated logic circuits; logic design; semiconductor device models; MOS IC; MOS processing; NMOS circuits; VLSI circuits; logic circuits; logic design; software simulations; stuck-at fault model; testability;
Journal_Title :
Electronic Circuits and Systems, IEE Proceedings G
DOI :
10.1049/ip-g-1:19850019