DocumentCode :
934230
Title :
Optimization of cyclic redundancy-check codes with 24 and 32 parity bits
Author :
Castagnoli, Guy ; Brauer, Stefan ; Herrmann, Martin
Volume :
41
Issue :
6
fYear :
1993
fDate :
6/1/1993 12:00:00 AM
Firstpage :
883
Lastpage :
892
Abstract :
The method developed by T. Fujiwara et al. (1985) for efficiently computing the minimum distance of shortened Hamming codes using the weight distribution of their dual codes is extended to treat arbitrary shortened cyclic codes. Using this method implemented on a high-speed special-purpose processor, several classes of cyclic redundancy-check (CRC) codes with 24 and 32 parity bits are investigated. The CRC codes of each class are known to have the same minimum distance dmin.L in a certain range L of block lengths n, and within each class that CRC code has been determined the minimum distance of which exceeds dmin.L up to the largest block length. The dmin profiles of the resulting codes are presented and compared with the dmin profiles of recent suggestions of P. Merkey and E. C. Posner (1984), as well as with the dmin profile of the widely used 32 parity-bit standard code recommended in IEEE-802
Keywords :
Hamming codes; cyclic codes; error correction codes; error detection codes; optimisation; CRC; IEEE-802; block lengths; cyclic redundancy-check codes; high-speed special-purpose processor; minimum distance; optimisation; shortened Hamming codes; shortened cyclic codes; weight distribution; Code standards; Communication system control; Communications Society; Control systems; Error probability; Hamming weight; Integrated circuit noise; Laboratories; Linear feedback shift registers; Linearity;
fLanguage :
English
Journal_Title :
Communications, IEEE Transactions on
Publisher :
ieee
ISSN :
0090-6778
Type :
jour
DOI :
10.1109/26.231911
Filename :
231911
Link To Document :
بازگشت