DocumentCode :
935132
Title :
Hybrid Approach to Faster Functional Verification with Full Visibility
Author :
Chuang, Chin-Lung ; Cheng, Wei-Hsiang ; Liu, Chien-Nan Jimmy ; Lu, Dong-Jung
Author_Institution :
Nat. Central Univ., Chung-li
Volume :
24
Issue :
2
fYear :
2007
Firstpage :
154
Lastpage :
162
Abstract :
For functional verification, software simulation provides full controllability and observability, whereas hardware emulation offers speed. This article describes a new platform that leverages the advantages of both. This platform implements an efficient scheme to record the internal behavior of an FPGA emulator and replay the relevant segment of a simulation in a software environment for debugging. Experimental results show an order-of-magnitude savings in debugging time compared to a software-only simulation approach.
Keywords :
field programmable gate arrays; logic simulation; program debugging; program verification; FPGA emulator; functional verification; software debugging; software simulation; Computer bugs; Controllability; Error correction; Field programmable gate arrays; Gold; Hardware; Logic design; Observability; Probes; Software debugging; debugging environment; emulator; functional verification; hybrid; simulator; visibility;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2007.46
Filename :
4237494
Link To Document :
بازگشت