Title :
Binary-tree timing simulation with consideration of internal charges
Author :
Wang, J.J.H. ; Chang, M. ; Feng, W.-S.
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fDate :
7/1/1993 12:00:00 AM
Abstract :
An accurate and efficient block-level timing simulator is described. The high accuracy is attributed to a sophisticated delay model, which includes an accurate representation of the wave-form, a consistent and meaningful definition of delay, a consideration of waveform slope effects at both input and output of a gate, a consideration of the multiple charging/discharging paths in the circuit, and a consideration of the various fan-out effect and various cell-size effects. Efficient delay calculation is accomplished through a logic-level simulator instead of using a transistor-level simulator. To represent the waveform accurately, the switching delay and slope are defined and calculated with consideration of the internal charges. To consider the internal charges when computing the waveform, a merged PN tree is used to represent a CMOS gate. The characteristics of the PN tree are described and the methods used to evaluate the conducting paths proposed. The relationship between the RC time constant and the slope waveform is investigated. After the conducting paths are obtained, a recursive algorithm can be applied to compute the RC time constant in series-parallel RC networks, followed by switching delay and slope. The results are satisfactory when compared with Spice.
Keywords :
CMOS integrated circuits; circuit analysis computing; delays; logic CAD; CMOS gate; RC time constant; binary tree timing simulation; cell-size effects; delay model; fan-out effect; internal charges; logic-level simulator; merged PN tree; multiple charging/discharging paths; recursive algorithm; slope waveform; wave-form; waveform slope effects;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E