• DocumentCode
    935866
  • Title

    An efficient architecture for adaptive deblocking filter of H.264/AVC video coding

  • Author

    Sima, Miao ; Zhou, Yuanhua ; Zhang, Wei

  • Author_Institution
    Inst. of Image Commun. & Inf. Process., Shanghai Jiao Tong Univ., China
  • Volume
    50
  • Issue
    1
  • fYear
    2004
  • fDate
    2/1/2004 12:00:00 AM
  • Firstpage
    292
  • Lastpage
    296
  • Abstract
    This paper proposes an efficient hardware architecture to accelerate adaptive deblocking filter of H.264/A VC video coding. Compact data access unit, line-of-pixel (LOP) is defined in this paper. Line-of-pixel and build-in data buffer are employed to simplify data exchange between deblocking filter and outside data memory. Edge filter, which is designed to process each group of pixels on both sides of one edge, is kernel of deblocking filter. It is implemented in multiple parallel pipelines to increase efficiency. By carefully design, the proposed deblocking filter can be embedded in general-purpose processor or DSP to support special instructions for acceleration of software codec. This filter also can be used to full hardware H. 264/A VC codec.
  • Keywords
    adaptive filters; adaptive signal processing; digital signal processing chips; field programmable gate arrays; parallel processing; pipeline processing; video codecs; video coding; DSP; H.264/AVC video coding; adaptive deblocking filter; build-in data buffer; compact data access unit; deblocking filter; edge filter; hardware architecture; kernel; line-of-pixel; software codec; Acceleration; Adaptive filters; Automatic voltage control; Codecs; Computer buffers; Hardware; Kernel; Process design; Video coding; Virtual colonoscopy;
  • fLanguage
    English
  • Journal_Title
    Consumer Electronics, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0098-3063
  • Type

    jour

  • DOI
    10.1109/TCE.2004.1277876
  • Filename
    1277876