Title :
An asynchronous cellular logic network for trigger-wave image processing on fine-grain massively parallel arrays
Author_Institution :
Sch. of Electr. & Electron. Eng., Univ. of Manchester, UK
fDate :
5/1/2006 12:00:00 AM
Abstract :
Massively parallel processor-per-pixel single-instruction multiple data arrays are being successfully used for early vision applications in smart sensor systems; however, they are inherently inefficient when executing algorithms involving propagation of binary signals, such as the geodesic reconstruction. Yet, these algorithms, at the interface between pixel-level and object-level image processing, should be implemented on the vision chip to facilitate data reduction at the sensor level. A cellular asynchronous network is presented in this paper, which can be used to execute binary propagation operations. The proposed circuit is optimized in terms of speed and power consumption. In 0.35-μm technology, the simulated propagation speed is 0.18 ns per pixel and the total energy expended per propagation is 0.37 pJ per cell. In this brief, implementation issues are discussed and simulation results including image processing examples are presented.
Keywords :
asynchronous circuits; cellular arrays; cellular logic; cellular neural nets; image processing; parallel architectures; 0.18 ns; 0.35 micron; asynchronous cellular logic network; binary propagation operations; cellular asynchronous network; fine-grain massively parallel arrays; massively parallel processor; power consumption; propagation speed; trigger-wave image processing; Cellular networks; Circuit simulation; Image processing; Image reconstruction; Image sensors; Intelligent sensors; Logic arrays; Pixel; Sensor arrays; Signal processing; Cellular arrays; VLSI; image processing; parallel architectures;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2006.869916