DocumentCode :
936199
Title :
A top-down methodology for microprocessor validation
Author :
Mishra, Prabhat ; Dutt, Nikil ; Krishnamurthy, Narayanan ; Ababir, M.S.
Author_Institution :
California Univ., Irvine, CA, USA
Volume :
21
Issue :
2
fYear :
2004
Firstpage :
122
Lastpage :
131
Abstract :
A major challenge in today´s functional verification is the lack of a formal specification with which to compare the RTL model. We propose a novel top-down verification approach that allows specification of a design above the RTL. From this specification, it is possible to automatically generate assertion models and RTL reference models. We also demonstrate that symbolic simulation and equivalence checking can be applied to verify an RTL design against its specification.
Keywords :
formal specification; formal verification; hardware description languages; RTL model; formal specification; functional verification; hardware description languages; symbolic simulation; top-down microprocessor validation methodology; Architecture description languages; Energy management; Formal specifications; Formal verification; Hardware design languages; Manuals; Memory management; Microprocessors; Power engineering and energy; Power system modeling;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2004.1277905
Filename :
1277905
Link To Document :
بازگشت