DocumentCode :
937285
Title :
RAPAC: a high-speed image-processing system
Author :
Elphinstone, A.C. ; Heron, A.P. ; Hobson, G.S. ; Houghton, A. ; Lau, M.K. ; Powell, A.R. ; Seed, L. ; Tozer, R.C.
Author_Institution :
University of Sheffield, Department of Electronic & Electrical Engineering, Sheffield, UK
Volume :
134
Issue :
1
fYear :
1987
fDate :
1/1/1987 12:00:00 AM
Firstpage :
39
Lastpage :
46
Abstract :
The paper describes the design and operation of a real-time image processing system and outlines one of its application areas. The system consists of a dedicated hardware processor called RAPAC (a reconfigurable attached processor architecture for convolution) and a host computer which is used for algorithm development and RAPAC control. RAPAC uses hardware processor units and multiple image memories, in a software controlled architecture, to process 5 MHz streams of pixel data. This processing rate allows it to process a 256 ¿¿ 256 pixel image in 20 ms, one field time of a standard TV camera. The result is either a new 256 ¿¿ 256 pixel image generated from the old image or a reduced data set which describes attributes of features in the image. These attributes are used by the host computer to calculate a decision output concerning the content of the image.
Keywords :
computer architecture; computerised picture processing; RAPAC; algorithm development; decision output; dedicated hardware processor; high-speed image-processing system; host computer; multiple image memories; pixel data; reconfigurable attached processor architecture for convolution; software controlled architecture;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
DOI :
10.1049/ip-e.1987.0007
Filename :
4647013
Link To Document :
بازگشت