DocumentCode :
937376
Title :
Cascadable NMOS VLSI circuit for implementing a fast convolver using the fermat number transform
Author :
Towers, P.J. ; Pajayakrit, A. ; Holt, A.G.J.
Author_Institution :
University of Newcastle upon Tyne, Department of Electrical & Electronic Engineering, The Merz Laboratories, Newcastle upon Tyne, UK
Volume :
134
Issue :
2
fYear :
1987
fDate :
4/1/1987 12:00:00 AM
Firstpage :
57
Lastpage :
66
Abstract :
The paper describes a novel NMOS VLSI circuit, a set of which can be cascaded to form a 32-point Fermat number transformer/ inverse transformer operating over F4(224+ 1 = 216+ 1 = 65537). With the addition of a modulo F4multiplier a fast convolver/correlator can be constructed, allowing the favourable properties of the transform to be exploited avoiding the difficulties of implementing 17-bit arithmetic with a standard micro- or signal processor. The design comprises one complete section of a pipelined transformer, and is novel in that it may be programmed to function at any point in a forward or inverse pipeline, so allowing the construction of a pipelined convolver or correlator using identical chips. This overcomes the difficulty of fitting a complete pipeline on to one chip without resorting to the use of several different designs.
Keywords :
VLSI; computerised signal processing; field effect integrated circuits; microprocessor chips; pipeline processing; transforms; DSP; Fermat number transform; NMOS VLSI circuit; correlator; digital signal processing; fast convolver; modulo multiplier; pipelined transformer;
fLanguage :
English
Journal_Title :
Electronic Circuits and Systems, IEE Proceedings G
Publisher :
iet
ISSN :
0143-7089
Type :
jour
DOI :
10.1049/ip-g-1:19870009
Filename :
4647023
Link To Document :
بازگشت