Title :
Junction charge-coupled devices for bit-level systolic arrays
Author_Institution :
Delft University of Technology, Department of Electrical Engineering, Delft, Netherlands
fDate :
8/1/1987 12:00:00 AM
Abstract :
The application of junction chargecoupled devices (JCCDs) within the concept of bitlevel systolic arrays is discussed. The extremely small basic memory cell and the low power dissipation of CCDs make it a candidate for bit-level systolic arrays if fast suitable logic functions can be realised. Junction charge-coupled logic (JCCL) provides a good solution to the large amount of local memory. The implicit regeneration of charge packets and the variety of logic functions are strong arguments for using junction CCDs. A JCCL inner-product step-processor is described.
Keywords :
cellular arrays; charge-coupled device circuits; integrated logic circuits; JCCDs; JCCL; bit-level systolic arrays; charge packets; implicit regeneration; inner-product step-processor; junction charge-coupled devices; junction charge-coupled logic; logic functions; low power dissipation; memory cell;
Journal_Title :
Electronic Circuits and Systems, IEE Proceedings G
DOI :
10.1049/ip-g-1:19870027