DocumentCode :
938076
Title :
Junction charge-coupled devices for bit-level systolic arrays
Author :
Hoekstra, J.
Author_Institution :
Delft University of Technology, Department of Electrical Engineering, Delft, Netherlands
Volume :
134
Issue :
4
fYear :
1987
fDate :
8/1/1987 12:00:00 AM
Firstpage :
194
Lastpage :
198
Abstract :
The application of junction chargecoupled devices (JCCDs) within the concept of bitlevel systolic arrays is discussed. The extremely small basic memory cell and the low power dissipation of CCDs make it a candidate for bit-level systolic arrays if fast suitable logic functions can be realised. Junction charge-coupled logic (JCCL) provides a good solution to the large amount of local memory. The implicit regeneration of charge packets and the variety of logic functions are strong arguments for using junction CCDs. A JCCL inner-product step-processor is described.
Keywords :
cellular arrays; charge-coupled device circuits; integrated logic circuits; JCCDs; JCCL; bit-level systolic arrays; charge packets; implicit regeneration; inner-product step-processor; junction charge-coupled devices; junction charge-coupled logic; logic functions; low power dissipation; memory cell;
fLanguage :
English
Journal_Title :
Electronic Circuits and Systems, IEE Proceedings G
Publisher :
iet
ISSN :
0143-7089
Type :
jour
DOI :
10.1049/ip-g-1:19870027
Filename :
4647102
Link To Document :
بازگشت