DocumentCode :
939340
Title :
A low-cost concurrent BIST scheme for increased dependability
Author :
Voyiatzis, Ioannis ; Halatsis, Constantin
Author_Institution :
Dept. of Informatics & Telecommun., Athens Univ., Panepistimiopolis Ilisia, Greece
Volume :
2
Issue :
2
fYear :
2005
Firstpage :
150
Lastpage :
156
Abstract :
Built-in self-test (BIST) techniques constitute an attractive and practical solution to the difficult problem of testing VLSI circuits and systems. Input vector monitoring concurrent BIST schemes can circumvent problems appearing separately in online and in offline BIST schemes. An important measure of the quality of an input vector monitoring concurrent BIST scheme is the time required to complete the concurrent test, termed concurrent test latency. In this paper, a new input vector monitoring concurrent BIST technique for combinational circuits is presented which is shown to be significantly more efficient than the input vector monitoring techniques proposed to date with respect to concurrent test latency and hardware overhead trade-off, for low values of the hardware overhead.
Keywords :
VLSI; built-in self test; combinational circuits; integrated circuit testing; VLSI circuit testing; VLSI system testing; built-in self-test techniques; combinational circuits; concurrent test latency; concurrent testing; hardware overhead; input vector monitoring concurrent BIST technique; low-cost concurrent BIST scheme; offline BIST scheme; online BIST scheme; Automatic testing; Built-in self-test; Circuit testing; Circuits and systems; Delay; Hardware; Monitoring; System testing; Time measurement; Very large scale integration; Index Terms- Built-in self test; concurrent testing; input vector monitoring concurrent BIST.;
fLanguage :
English
Journal_Title :
Dependable and Secure Computing, IEEE Transactions on
Publisher :
ieee
ISSN :
1545-5971
Type :
jour
DOI :
10.1109/TDSC.2005.16
Filename :
1453533
Link To Document :
بازگشت