Title :
Circuit structures for high-digit-rate bit error ratio measurements
Author :
O´Reilly, J.J. ; Rampaigul, I.
Author_Institution :
University College of North Wales, School of Electronic Engineering Science, Bangor, UK
fDate :
8/1/1987 12:00:00 AM
Abstract :
Series-parallel signal generation and processing techniques are identified which may be used to circumvent the speed limitations of available logic devices in realising bit error ratio measurements for high-digit-rate transmission systems. New techniques are proposed which offer advantages in enabling devices to be used near their maximum operating rate while achieving, by virtue of the parallelism inherent in the structures proposed, yet higher data throughout rates. The specific application of these techniques to highspeed line-coded test signal generation and error detection is examined, and the series-parallel generators are shown to be particularly well suited to the economical realisation of mB(m+1)B block-coded test signals.
Keywords :
data communication systems; digital communication systems; error analysis; error correction codes; error detection; logic devices; measurement errors; signal generators; signal processing; block-coded test signals; circuit structures; data throughput rates; error detection; high-digit-rate bit error ratio measurements; high-speed line-coded test signal generation; logic devices; maximum operating rate; parallelism; series-parallel generators; series-parallel signal generation; signal processing; speed limitations;
Journal_Title :
Communications, Radar and Signal Processing, IEE Proceedings F
DOI :
10.1049/ip-f-1.1987.0076