DocumentCode :
939892
Title :
Sequential Element Design With Built-In Soft Error Resilience
Author :
Zhang, Ming ; Mitra, Subhasish ; Mak, T.M. ; Seifert, Norbert ; Wang, Nicholas J. ; Shi, Quan ; Kim, Kee Sup ; Shanbhag, Naresh R. ; Patel, Sanjay J.
Author_Institution :
Intel Corp., Folsom, CA
Volume :
14
Issue :
12
fYear :
2006
Firstpage :
1368
Lastpage :
1378
Abstract :
This paper presents a built-in soft error resilience (BISER) technique for correcting radiation-induced soft errors in latches and flip-flops. The presented error-correcting latch and flip-flop designs are power efficient, introduce minimal speed penalty, and employ reuse of on-chip scan design-for-testability and design-for-debug resources to minimize area overheads. Circuit simulations using a sub-90-nm technology show that the presented designs achieve more than a 20-fold reduction in cell-level soft error rate (SER). Fault injection experiments conducted on a microprocessor model further demonstrate that chip-level SER improvement is tunable by selective placement of the presented error-correcting designs. When coupled with error correction code to protect in-pipeline memories, the BISER flip-flop design improves chip-level SER by 10 times over an unprotected pipeline with the flip-flops contributing an extra 7-10.5% in power. When only soft errors in flips-flops are considered, the BISER technique improves chip-level SER by 10 times with an increased power of 10.3%. The error correction mechanism is configurable (i.e., can be turned on or off) which enables the use of the presented techniques for designs that can target multiple applications with a wide range of reliability requirements
Keywords :
error correction codes; flip-flops; integrated circuit design; integrated circuit modelling; logic design; microprocessor chips; built-in soft error resilience technique; circuit simulations; design-for-debug resources; error correcting latch; error correction code; flip-flop designs; microprocessor model; on-chip scan design-for-testability; radiation-induced soft errors; sequential element design; Circuit faults; Circuit simulation; Coupling circuits; Error analysis; Error correction; Flip-flops; Latches; Microprocessors; Resilience; Tunable circuits and devices; Circuit simulation; error correction; fault injection; sequential element design; soft error rate (SER);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2006.887832
Filename :
4052356
Link To Document :
بازگشت