DocumentCode :
942905
Title :
Systolic block Householder transformation for RLS algorithm with two-level pipelined implementation
Author :
Liu, KuoJuey Ray ; Hsieh, Shih-Fu ; Yao, Kung
Author_Institution :
Dept. of Electr. Eng., Maryland Univ., College Park, MD, USA
Volume :
40
Issue :
4
fYear :
1992
fDate :
4/1/1992 12:00:00 AM
Firstpage :
946
Lastpage :
958
Abstract :
The authors propose a systolic block Householder transformation (SBHT) approach to implement the HT on a systolic array and also propose its application to the RLS (recursive least squares) algorithm. Since the data are fetched in a block manner, vector operations are in general required for the vectorized array. However, a modified HT algorithm permits a two-level pipelined implementation of the SBHT systolic array at both the vector and word levels. The throughput rate can be as fast as that of the Givens rotation method. The present approach makes the HT amenable for VLSI implementation as well as applicable to real-time high-throughput applications of modern signal processing. The constrained RLS problem using the SBHT RLS systolic array is also considered
Keywords :
VLSI; digital signal processing chips; least squares approximations; pipeline processing; systolic arrays; transforms; RLS algorithm; VLSI; constrained RLS; recursive least squares; signal processing; systolic array; systolic block Householder transformation; throughput rate; two-level pipelined implementation; vector operations; vectorized array; Adaptive signal processing; Array signal processing; Computer architecture; Modems; Parallel processing; Resonance light scattering; Signal processing algorithms; Systolic arrays; Throughput; Very large scale integration;
fLanguage :
English
Journal_Title :
Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1053-587X
Type :
jour
DOI :
10.1109/78.127965
Filename :
127965
Link To Document :
بازگشت