Title :
Impact on circuit performance of deterministic within-die variation in nanoscale semiconductor manufacturing
Author :
Choi, Munkang ; Milor, Linda
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA
fDate :
7/1/2006 12:00:00 AM
Abstract :
As semiconductor technology advances into the nanoscale era and more functional blocks are added into systems-on-chip, the interface between circuit design and manufacturing is becoming blurred. An increasing number of features, traditionally ignored by designers, are influencing both circuit performance and yield. As a result, design tools need to incorporate new factors. One important source of circuit-performance degradation comes from deterministic within-die variation from lithography imperfections and Cu-interconnect chemical-mechanical polishing (CMP). To determine how these within-die variations impact circuit performance, we need a new analysis tool. Thus, we have proposed a methodology to involve layout-dependent within-die variations in static timing analysis. Our methodology combines a set of scripts and commercial tools to analyze a full chip. The tool has been applied to analyze delay of ISCAS85 benchmark circuits in the presence of imperfect lithography and CMP variation
Keywords :
chemical mechanical polishing; design for manufacture; integrated circuit design; integrated circuit manufacture; nanoelectronics; nanolithography; system-on-chip; CMP variation; Cu; chemical-mechanical polishing; circuit performance; design for manufacturability; deterministic within-die variation; lithography imperfections; nanoscale semiconductor manufacturing; static timing analysis; system-on-chip; Chemical technology; Circuit optimization; Circuit synthesis; Degradation; Leakage current; Lithography; Performance analysis; Semiconductor device manufacture; Testing; Timing; Chemical–mechanical polishing (CMP); design for manufacturability; lithography; static timing analysis; within-die variation;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2005.855963