• DocumentCode
    943586
  • Title

    Modeling Soft Errors at the Device and Logic Levels for Combinational Circuits

  • Author

    Ramanarayanan, Rajaraman ; Degalahal, Vijay ; Krishnan, Ramakrishnan ; Kim, Jung Sub ; Narayanan, Vijaykrishnan ; Xie, Yuan ; Irwin, Mary Jane ; Unlu, Kenan

  • Author_Institution
    Intel Corp., Bangalore, India
  • Volume
    6
  • Issue
    3
  • fYear
    2009
  • Firstpage
    202
  • Lastpage
    216
  • Abstract
    Radiation-induced soft errors in combinational logic is expected to become as important as directly induced errors on state elements. Consequently, it has become important to develop techniques to quickly and accurately predict soft-error rates (SERs) in combinational circuits. In this work, we present methodologies to model soft errors in both the device and logic levels. At the device level, a hierarchical methodology to model neutron-induced soft errors is proposed. This model is used to create a transient current library, which will be useful for circuit-level soft-error estimation. The library contains the transient current response to various different factors such as ion energies, operating voltage, substrate bias, angle, and location of impact. At the logic level, we propose a new approach to estimating the SER of logic circuits that attempts to capture electrical, logic, and latch window masking concurrently. The average error of the SER estimates using our approach, compared to the estimates obtained using circuit-level simulations, is 6.5 percent while providing an average speedup of 15,000. We have demonstrated the scalability of our approach using designs from the ISCAS-85 benchmarks.
  • Keywords
    combinational circuits; transient response; ISCAS-85 benchmark; circuit-level simulation; circuit-level soft-error estimation; combinational circuit; combinational logic; latch window masking; logic circuit; neutron-induced soft error model; radiation-induced soft error rate; transient current response; Combinational logic; Hardware reliability; Modeling techniques; Reliability; Soft errors; Soft-Error Analysis toolset; device.; logic; modeling;
  • fLanguage
    English
  • Journal_Title
    Dependable and Secure Computing, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1545-5971
  • Type

    jour

  • DOI
    10.1109/TDSC.2007.70231
  • Filename
    4358716