DocumentCode
944444
Title
Binary Peak Power Multiplier and its Application to Linear Accelerator Design
Author
Farkas, Z.D.
Volume
34
Issue
10
fYear
1986
fDate
10/1/1986 12:00:00 AM
Firstpage
1036
Lastpage
1043
Abstract
This paper describes a new method of pulse compression, the binary power multiplier (BPM), a device which multiplies RF power in binary steps. It comprises one or more stages, each of which doubles the input power and halves the input pulse length. Practical designs are described and expressions for their compression efficiency are derived. The usefulness of pulse compression for accelerator design is illustrated and compared with the pulse compression system currently in use at the Stanford Linear Accelerator Center.
Keywords
Acceleration; Attenuation; Colliding beam accelerators; Klystrons; Linear accelerators; Particle accelerators; Particle beams; Pulse compression methods; Radio frequency; Voltage;
fLanguage
English
Journal_Title
Microwave Theory and Techniques, IEEE Transactions on
Publisher
ieee
ISSN
0018-9480
Type
jour
DOI
10.1109/TMTT.1986.1133493
Filename
1133493
Link To Document