DocumentCode :
945167
Title :
An efficient 2-D DCT/IDCT core design using cyclic convolution and adder-based realization
Author :
Guo, Jiun-In ; Ju, Rei-Chin ; Chen, Jia-Wei
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chung Cheng Univ., Chia-Yi, Taiwan
Volume :
14
Issue :
4
fYear :
2004
fDate :
4/1/2004 12:00:00 AM
Firstpage :
416
Lastpage :
428
Abstract :
This paper proposes an efficient two-dimensional (2-D) discrete cosine and inverse discrete cosine transform (DCT/IDCT) core design. Adopting the row-column decomposition technique for computing 2-D DCT/IDCT, we formulate the one-dimensional (1-D) DCT/IDCT into cyclic convolution by properly arranging the input sequence, optimize the multiplications based on the concept of common subexpression sharing, and carry out the multiplications through carry-save adders (CSAs). Using cyclic convolution is helpful in exploiting the word-level data sharing in computing different DCT/IDCT outputs. Adopting the common subexpression sharing is beneficial to the bit-level data sharing in computing the outputs. As compared with some existing approaches of realizing DCT/IDCT, the proposed approach can save on average 20%∼33% in the delay-area product (gate-count * time-unit) based on a 0.35-μm CMOS technology under the data word-lengths ranging from 16∼24 b. Besides, we have also proposed an IP generator for designing the 2-D DCT/IDCT based on the proposed approach. It provides a design-automation environment with parameter configurations in designing a 2-D DCT/IDCT core that is suitable for most image and video compression applications.
Keywords :
CMOS integrated circuits; adders; convolution; data compression; discrete cosine transforms; video coding; 0.35 mum; 2D DCT; CMOS technology; IP generator; adder-based realization; binary signed digit representation; carry-save adders; cyclic convolution; digital IP design; discrete cosine transform; image compression; inverse DCT; row column decomposition technique; video compression; word level data sharing; Algorithm design and analysis; CMOS technology; Computational complexity; Convolution; Delay; Discrete cosine transforms; Discrete transforms; Hardware; Two dimensional displays; Video compression;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/TCSVT.2004.825542
Filename :
1281816
Link To Document :
بازگشت