DocumentCode :
952114
Title :
Analysis and architecture design of an HDTV720p 30 frames/s H.264/AVC encoder
Author :
Chen, Tung-Chien ; Chien, Shao-Yi ; Huang, Yu-Wen ; Tsai, Chen-Han ; Chen, Ching-Yeh ; Chen, To-Wei ; Chen, Liang-Gee
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
16
Issue :
6
fYear :
2006
fDate :
6/1/2006 12:00:00 AM
Firstpage :
673
Lastpage :
688
Abstract :
H.264/AVC significantly outperforms previous video coding standards with many new coding tools. However, the better performance comes at the price of the extraordinarily huge computational complexity and memory access requirement, which makes it difficult to design a hardwired encoder for real-time applications. In addition, due to the complex, sequential, and highly data-dependent characteristics of the essential algorithms in H.264/AVC, both the pipelining and the parallel processing techniques are constrained to be employed. The hardware utilization and throughput are also decreased because of the block/MB/frame-level reconstruction loops. In this paper, we describe our techniques to design the H.264/AVC video encoder for HDTV applications. On the system design level, in consideration of the characteristics of the key components and the reconstruction loops, the four-stage macroblock pipelined system architecture is first proposed with an efficient scheduling and memory hierarchy. On the module design level, the design considerations of the significant modules are addressed followed by the hardware architectures, including low-bandwidth integer motion estimation, parallel fractional motion estimation, reconfigurable intrapredictor generator, dual-buffer block-pipelined entropy coder, and deblocking filter. With these techniques, the prototype chip of the efficient H.264/AVC encoder is implemented with 922.8 K logic gates and 34.72-KB SRAM at 108-MHz operation frequency.
Keywords :
code standards; computational complexity; entropy codes; filtering theory; high definition television; motion estimation; parallel processing; pipeline processing; video coding; H.264/AVC encoder; HDTV720p; computational complexity; deblocking filter; dual-buffer block-pipelined entropy coder; four-stage macroblock pipelined system; integer motion estimation; parallel processing techniques; pipelining processing techniques; reconfigurable intrapredictor generator; video coding standards; Automatic voltage control; Computational complexity; Computer architecture; HDTV; Hardware; Motion estimation; Parallel processing; Pipeline processing; Throughput; Video coding; ISO/IEC 14496-10 AVC; ITU-T Rec. H.264; joint Video Team (JVT); single-chip video encoder; very large-scale integration (VLSI) architecture;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/TCSVT.2006.873163
Filename :
1637509
Link To Document :
بازگشت