DocumentCode :
954301
Title :
A 2.5-V 14-bit, 180-mW Cascaded Σ∆ ADC for ADSL2+ Application
Author :
Chang, Teng-Hung ; Dung, Lan-Rong ; Guo, Jwin-Yen ; Yang, Kai-Jiun
Author_Institution :
Nat. Chiao Tung Univ., Hsinchu
Volume :
42
Issue :
11
fYear :
2007
Firstpage :
2357
Lastpage :
2368
Abstract :
This paper presents a sigma-delta (SigmaDelta) analog-to-digital converter (ADC) for the extended bandwidth asymmetric digital subscriber line application. The core of the ADC is a cascaded 2-1-1 SigmaDelta modulator that employs a resonator-based topology in the first stage, three tri-level quantizers, and two different pairs of reference voltages. As shown in the experimental result, for a 2.2-MHz signal bandwidth, the ADC achieves a dynamic range of 86 d 15 and a peak signal-to-noise and distortion ratio of 78 dB with an oversampling ratio of 16. It is implemented in a 0.25-mum CMOS technology, in a 2.8 mm2 active area including decimation filter and reference voltage buffers, and dissipates 180 mW from a 2.5-V power supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; digital subscriber lines; sigma-delta modulation; ADSL2+ application; CMOS technology; analog-to-digital converter; cascaded SigmaDelta ADC; decimation filter; distortion ratio; extended bandwidth asymmetric digital subscriber line; modulator; peak signal-to-noise ratio; power 180 mW; reference voltage buffers; resonator-based topology; sigma-delta modulation; size 0.25 micron; tri-level quantizers; voltage 2.5 V; word length 14 bit; Analog-digital conversion; Bandwidth; CMOS technology; DSL; Delta-sigma modulation; Distortion; Dynamic range; Filters; Topology; Voltage; Analog-to-digital conversion; asymmetric digital subscriber line (ADSL); multistage; resonator-based topology; sigma-delta $SigmaDelta$ modulation;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.906186
Filename :
4362085
Link To Document :
بازگشت