DocumentCode :
956610
Title :
A practical self-calibration scheme implementation for pipeline ADC
Author :
Provost, Benoit ; Sánchez-Sinencio, Edgar
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Volume :
53
Issue :
2
fYear :
2004
fDate :
4/1/2004 12:00:00 AM
Firstpage :
448
Lastpage :
456
Abstract :
An efficient pipeline analog-to-digital converter (ADC) self-calibration implementation is presented. The technique uses a highly linear on-chip analog ramp generator, performs a simplified on-chip integral nonlinearity (INL) measurement, and extracts the compensation coefficients. Except for the ramp generator, the whole calibration is performed in the digital domain and is done at the nominal ADC speed (at-speed). The approach does not require any modification to the original analog section of the ADC. The INL measurement can be carried off-chip to simplify the production testing or to perform performance verification in the application environment. Simulation and measurement results show an INL improvement of more than 2 bits (from ±2.1 LSB to ±0.5 LSB).
Keywords :
analogue-digital conversion; calibration; pipeline processing; ADC calibration; INL measurement; analog-digital conversion; compensation coefficient extraction; linear on-chip analog ramp generator; nominal ADC speed; on-chip integral nonlinearity; performance verification; pipeline ADC self-calibration; pipeline analog-to-digital converter; pipeline processing; production testing; Analog-digital conversion; Calibration; Capacitors; Circuits; Clocks; Degradation; Performance evaluation; Pipeline processing; Production; Testing;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2004.823317
Filename :
1284878
Link To Document :
بازگشت