Title :
A New Transistor Bonding Technique for Hybrid IC´s-Lifted Lead Transistor
Author :
Kanamori, Shuichi ; Nagano, Jin
Author_Institution :
NTT Atsugi Electrical Communication Laboratories, Kanagawa, Japan
fDate :
3/1/1980 12:00:00 AM
Abstract :
A new transistor structure for hybrid integrated circuits(IC´s) operating at ultrahigh frequency is proposed as a bare transistor bonding technique. This is called the lifted lead transistor (LLT). The LLT can be thought of as a beam-lead transistor with improved electrical and thermal characteristics. Stray capacitances under beam-lead electrodes are reduced by using the lifted lead structure. Thermal resistance from the junction to the substrate is also reduced by using thick gold plating on the back of the chip. In application un an fT= 8 GHZtransistor, there is good agreement in the high-frequency electrical characteristics with that of an intrinsic transistor when compensated for by the influence of parasitic impedance at the leads. Using a current mode logic (CML) switching circuit the rise and fall times are less than 300 ps, and the ringing is less than five percent. Little disorder, such as over-shoot and under-shoot, is observed in the switching wave form, justifying the small parasitic elements influences. Low thermal resistance from the junction to the substrate of approximately 40°C/W is achieved with a power LLT having an fT= 2.5 GHZPC= 1.5 W. This value is about one-fifth of that of a conventional beam-lead transistor. In regard to reliability, it was found that the influence from stresses in the thick gold plating, which may affect hFEdegradation, was removed by annealing at 350°C in N2.
Keywords :
Hybrid integrated-circuit bonding; Semiconductor device bonding; Bonding; Capacitance-voltage characteristics; Circuits; Electric resistance; Electric variables; Electrodes; Frequency; Gold; Impedance; Thermal resistance;
Journal_Title :
Components, Hybrids, and Manufacturing Technology, IEEE Transactions on
DOI :
10.1109/TCHMT.1980.1135572