DocumentCode :
958831
Title :
A fast access memory design using 3µm bubble 80K chip
Author :
Takasu, M. ; Maegawa, H. ; Furuichi, S. ; Okada, M. ; Yamagishi, K.
Author_Institution :
Fujitsu Laboratories Ltd., Kawaski, Japan
Volume :
12
Issue :
6
fYear :
1976
fDate :
11/1/1976 12:00:00 AM
Firstpage :
633
Lastpage :
635
Abstract :
A fast-access, non-volatile memory system using 3- μm bubble 80-kbit chips has been designed for an experimental model and evaluated from a systems viewpoint. The goal of this project is to investigate from both the side of technology and cost if the memories built with major-minor organized 3 μm bubble chips are acceptable in the commercial market. This paper describes the practical design of a bubble memory system, with a capacity of 8-Mbits and an average access time of approximately 1 ms at drive frequencies of up to 500 kHz, which involves memory system organization, redundancy design using chips with excess minor loops, packaging, electronic circuits scheme and other considerations. The results of the experiment and the system cost estimate based on this design are also described.
Keywords :
Magnetic bubble memories; Bonding; Circuit noise; Coils; Control systems; Copper; Detectors; Driver circuits; Electronic circuits; Electronics packaging; Redundancy;
fLanguage :
English
Journal_Title :
Magnetics, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9464
Type :
jour
DOI :
10.1109/TMAG.1976.1059096
Filename :
1059096
Link To Document :
بازگشت