DocumentCode :
958921
Title :
Analysis of the Buck Converter for Scaling the Supply Voltage of Digital Circuits
Author :
Soto, Andres ; De Castro, Angel ; Alou, Pedro ; Cobos, Jose A. ; Uceda, Javier ; Lotfi, Ashraf
Author_Institution :
Univ. Politecnica de Madrid, Madrid
Volume :
22
Issue :
6
fYear :
2007
Firstpage :
2432
Lastpage :
2443
Abstract :
The energy consumption in mobile systems has become a big challenge that limits high performance and autonomy in mobile systems. The dynamic voltage scaling (DVS) is a recent technique that reduces energy consumption varying dynamically the supply voltage of the system accordingly to the clock frequency. The Buck topology is a good candidate to supply step variations of the output voltage meeting the DVS requirements. In this paper, it is analyzed which is the fastest output voltage evolution that can provide the Buck topology. The minimum time state transition in the Buck converter and its corresponding control law are obtained applying the Maximum Principle or Pontryagin´s Principle. Design criteria for the Buck topology are derived from this result. The analysis is extended to a multiphase Buck converter. The minimum time control law is validated in a prototype. The measurements are in good agreement with the theoretical results.
Keywords :
network topology; power aware computing; power convertors; Pontryagin´s principle; buck converter; digital circuits supply voltage; dynamic voltage scaling; energy consumption; fastest output voltage; maximum principle; Buck converters; Clocks; Digital circuits; Digital systems; Dynamic voltage scaling; Energy consumption; Frequency; Power supplies; Topology; Voltage control; Dynamic voltage scaling (DVS);
fLanguage :
English
Journal_Title :
Power Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/TPEL.2007.909305
Filename :
4371564
Link To Document :
بازگشت