DocumentCode :
959623
Title :
Bubble memories for microcomputers and minicomputers
Author :
Pohm, A.V. ; Covault, M.L. ; Doctor, S.R.
Author_Institution :
Iowa State University, Ames, Iowa, USA
Volume :
12
Issue :
6
fYear :
1976
fDate :
11/1/1976 12:00:00 AM
Firstpage :
636
Lastpage :
638
Abstract :
An analysis has been made of the utilization of 65,536 bit bubble memory chips in small memory hierarchies for microcomputers and minicomputers. Two basic chip organizations were considered. One chip organization was assumed to be equivalent to that of Ypma, Gergis, and Archer with a conventional major minor loop configuration. The other organization considered employed a major-minor loop configuration in which the minor loops were broken into two segments to facilitate stacking and implementation of multilevel hierarchies as suggested by Tung, Chen, and Chang. The analysis shows that a near optimum organization for 65,536-bit chips with segmented minor loops consists of 64 minor loops of 1024 bits with each minor loop broken into a 64-bit segment and a 960-bit segment.
Keywords :
Magnetic bubble memories; Memory hierarchies; Microcomputer memories; Minicomputers; Chip scale packaging; Cost function; Information processing; Magnetic devices; Microcomputers; Performance analysis; Read-write memory;
fLanguage :
English
Journal_Title :
Magnetics, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9464
Type :
jour
DOI :
10.1109/TMAG.1976.1059173
Filename :
1059173
Link To Document :
بازگشت