DocumentCode :
961243
Title :
Flip-Flops for Multiple-Valued Logic
Author :
Irving, Thurman A., Jr. ; Shiva, Sajjan G. ; Nagle, H. Troy, Jr.
Author_Institution :
Tracor, Inc., of Arlington, VA 22209.
Issue :
3
fYear :
1976
fDate :
3/1/1976 12:00:00 AM
Firstpage :
237
Lastpage :
246
Abstract :
A family of multiple-valued (MV) electronic memory elements, referred to herein as flip-flops, is presented along with a system of MV algebra upon which they are based. These MV flip-flops are compared to binary flip-flops. MV asynchronous set-clear flip-flops and synchronous set-clear, D-type, JK, and modulo N counter flip-flops are presented, their next-state equations are derived, and they are shown to have desirable properties for use in MV sequential circuits. Experimental results and schematic diagrams are presented for a level restoring three-valued logic gate, the clocked set-clear flip-flop, and an example synchronous sequential circuit.
Keywords :
Algebra; Calculus; Clocks; Counting circuits; Flip-flops; Logic functions; Logic gates; Minimization; Multivalued logic; Sequential circuits; Multiple-valued flip-flops; multiple-valued logic; multiple-valued sequential circuits; ternary memory elements;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1976.5009250
Filename :
5009250
Link To Document :
بازگشت