DocumentCode :
962
Title :
A Low Power Linear Phase Programmable Long Delay Circuit
Author :
Rodriguez-Villegas, Esther ; Logesparan, Lojini ; Casson, A.J.
Author_Institution :
Dept. of Electr. & Electron. Eng., Imperial Coll. London, London, UK
Volume :
8
Issue :
3
fYear :
2014
fDate :
Jun-14
Firstpage :
432
Lastpage :
441
Abstract :
A novel linear phase programmable delay is being proposed and implemented in a 0.35 μm CMOS process. The delay line consists of N cascaded cells, each of which delays the input signal by Td/N, where Td is the total line delay. The delay generated by each cell is programmable by changing a clock frequency and is also fully independent of the frequency of the input signal. The total delay hence depends only on the chosen clock frequency and the total number of cascaded cells. The minimum clock frequency is limited by the maximum time a voltage signal can effectively be held by an individual cell. The maximum number of cascaded cells will be limited by the effects of accumulated offset due to transistor mismatch, which eventually will affect the operating mode of the individual transistors in a cell. This latter limitation has however been dealt with in the topology by having an offset compensation mechanism that makes possible having a large number of cascaded cells and hence a long resulting delay. The delay line has been designed for scalp-based neural activity analysis that is predominantly in the sub-100 Hz frequency range. For these signals, the delay generated by a 31-cell cascade has been demonstrated to be programmable from 30 ms to 3 s. Measurement results demonstrate a 31 stage, 50 Hz bandwidth, 0.3 s delay that operates from a 1.1 V supply with power consumption of 270 nW.
Keywords :
CMOS integrated circuits; bioelectric potentials; biomedical electronics; delays; electroencephalography; medical signal detection; medical signal processing; neurophysiology; transistors; CMOS process; EEG; bandwidth 50 Hz; cascaded cells; clock frequency; low power linear phase programmable long delay circuit; minimum clock frequency; offset compensation mechanism; power 270 nW; power consumption; scalp-based neural activity analysis; size 0.35 mum; time 30 ms to 3 s; total line delay; transistor mismatch; voltage 1.1 V; voltage signal; Capacitors; Clocks; Delay lines; Delays; Logic gates; Time-frequency analysis; Transistors; Delay lines; floating gate transistor (FGMOS); offset compensation; switched capacitor circuits; weak inversion;
fLanguage :
English
Journal_Title :
Biomedical Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1932-4545
Type :
jour
DOI :
10.1109/TBCAS.2013.2273851
Filename :
6590034
Link To Document :
بازگشت