Title :
Study of CMOS Process Variation by Multiplexing Analog Characteristics
Author :
Gettings, Karen M G V ; Boning, Duane S.
Author_Institution :
Microsyst. Technol. Labs., Massachusetts Inst. of Technol., Cambridge, MA
Abstract :
Aggressive technology scaling raises the need for efficient methods to characterize and model circuit variation at both the front and back end of line, where critical parameters such as threshold voltage and parasitic capacitance must be carefully modeled for accurate circuit performance. In this paper we address this need by contributing a test circuit methodology for the extraction of spatial, layout and size dependent variations at both device and interconnect levels. The test chip uses a scan chain approach combined with low-leakage and low-variation switches, and Kelvin sensing connections, providing access to detailed analog device characteristics in large arrays of test devices. Variation measurement using the designed test chip has proven successful for both device and interconnect test structures. The parameter extraction and variation analyses made possible by the variation test chip enable the identification of likely variation sources, quantification of circuit impact and sensitivity, and specification of layout practices for variation minimization.
Keywords :
CMOS analogue integrated circuits; design for manufacture; integrated circuit interconnections; integrated circuit layout; integrated circuit testing; semiconductor device testing; semiconductor process modelling; CMOS process variation; Kelvin sensing connections; circuit interconnects; circuit layout; multiplexing analog characteristics; parameter extraction; scan chain approach; test circuit methodology; variation analysis; CMOS process; CMOS technology; Circuit optimization; Circuit testing; Integrated circuit interconnections; Kelvin; Parasitic capacitance; Semiconductor device modeling; Switches; Threshold voltage; Design for manufacturability; statistical metrology; statistical modeling; variation;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
DOI :
10.1109/TSM.2008.2004320