DocumentCode :
963358
Title :
A Characterization of Ternary Simulation of Gate Networks
Author :
Brzozowski, Janusz A. ; Seger, Carl-Johan
Author_Institution :
Department of Computer Science, University of Waterloo, Waterloo, Ont., Canada N2L 3G1.
Issue :
11
fYear :
1987
Firstpage :
1318
Lastpage :
1327
Abstract :
Ternary simulation techniques provide efficient methods for the analysis of the behavior of VLSI circuits. However, the results of ternary simulation have not been completely characterized. In this paper we prove a somewhat modified version of the Brzozowski-Yoeli conjecture (stated in 1976) that the results of the ternary simulation of a gate network N correspond to the results of the binary race analysis of Ñ in the ``multiple-winner´´ model, where Ñ is the network N in which a delay has been inserted in each wire.
Keywords :
Analytical models; Circuit simulation; Delay; Equations; Intelligent networks; Sequential circuits; State feedback; Switching circuits; Very large scale integration; Wire; Asynchronous behavior; gate networks; race detection; sequential networks; ternary simulation;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.1987.5009471
Filename :
5009471
Link To Document :
بازگشت