DocumentCode :
965003
Title :
A magnetic approach to upset prevention of logic latches
Author :
Bloom, Gordon E.
Author_Institution :
IRT Corporation, San Diego, California
Volume :
13
Issue :
5
fYear :
1977
fDate :
9/1/1977 12:00:00 AM
Firstpage :
1305
Lastpage :
1307
Abstract :
This paper explores the feasibility of introducing saturable magnetic elements into the circuit topology of a basic logic latch to simultaneously decrease sensitivity to electrical transient upset and allow retention of logic state information with loss of power. Operational circuit equations are discussed in detail as are laboratory results of upset testing of an illustrated design example using standard TTL NAND gates.
Keywords :
Circuit testing; Electromagnetic transients; Equations; Latches; Logic circuits; Magnetic circuits; Magnetic hysteresis; Nonvolatile memory; Semiconductor memory; Transformers;
fLanguage :
English
Journal_Title :
Magnetics, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9464
Type :
jour
DOI :
10.1109/TMAG.1977.1059701
Filename :
1059701
Link To Document :
بازگشت