Title :
A digital chip timing recovery loop for band-limited direct-sequence spread-spectrum signals
Author :
De Gaudenzi, Riccardo ; Luise, Marco ; Viola, Roberto
Author_Institution :
Eur. Space Res. & Technol. Centre, Noordwijk, Netherlands
fDate :
11/1/1993 12:00:00 AM
Abstract :
Migration towards a full-digital implementation of modems is currently one of the main trends in transmission systems design. The authors describe a noncoherent all-digital delay lock loop (DDLL) suited for chip timing synchronization in band-limited direct sequence spread spectrum (DS/SS) systems, and they thoroughly analyze its performance. The key features of this novel scheme are represented by its low-complexity processing section together with its good tracking capability. Analytical expressions for the DDLL S-curve and steady-state timing jitter are derived and confirmed by a time-domain computer simulation. Furthermore, the Mean Time to Lose Lock (MTLL) of the loop is evaluated and some numerical results are reported. The proposed chip timing synchronization scheme reveals also an improved tracking performance when compared to the traditional analog DLL for rectangular chip DS/SS signals
Keywords :
digital simulation; phase shift keying; signal processing; spread spectrum communication; synchronisation; BPSK; DDLL; band limited signals; chip timing synchronization; digital chip timing recovery loop; direct-sequence spread-spectrum; mean time to lose lock; noncoherent all-digital delay lock loop; steady-state timing jitter; time-domain computer simulation; tracking; transmission systems design; Bandwidth; Filtering; Modems; Multiaccess communication; Satellite broadcasting; Space technology; Spread spectrum communication; Time division multiple access; Timing jitter; Tracking loops;
Journal_Title :
Communications, IEEE Transactions on