DocumentCode :
965552
Title :
Measuring Integrated Electronic Device Geometry Via HF-NO-H20 Vapor Stain
Author :
Glendinning, William B. ; Pharo, Wellington B.
Author_Institution :
U. S. Army Electronics Command
Volume :
6
Issue :
3
fYear :
1970
fDate :
9/1/1970 12:00:00 AM
Firstpage :
93
Lastpage :
99
Abstract :
The p-n junction geometry of active, passive, and integrated silicon devices is customarily determined by various liquid-stain and angle-lap methods. In fact, it has been necessary to develop many liquid-staining methods since the simultaneous evaluation of even simple combinations of p-n, n+n and p+p boundaries has not been possible within a single stain cycle. A novel vapor-staining method using nitrogen oxide (NO2or NO) and hydrogen fluoride overcomes shortcomings in such simultaneous boundary delineations. The simple vapor process performed in a fraction of a minute is directly and clearly observable with lowpower optics enabling exact control of the stain-pattern contrast to be obtained. Numerous epitaxial layer thicknesses and diffused junction depths have been measured easily via the vapor stain with an accuracy of better than 0.05 micron. The stain-process details and the results of measurements made on n-p-n and p-n-p transistor devices are presented.
Keywords :
Argon; Geometry; Hydrogen; Lapping; Nitrogen; Optical control; P-n junctions; Silicon; Steel; Temperature;
fLanguage :
English
Journal_Title :
Parts, Materials and Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9502
Type :
jour
DOI :
10.1109/TPMP.1970.1136263
Filename :
1136263
Link To Document :
بازگشت