• DocumentCode
    966577
  • Title

    Incremental verification and synthesis of discrete-event systems guided by counter examples

  • Author

    Brandin, Bertil A. ; Malik, Robi ; Malik, Petra

  • Author_Institution
    Siemens Corp. Res., Munchen, Germany
  • Volume
    12
  • Issue
    3
  • fYear
    2004
  • fDate
    5/1/2004 12:00:00 AM
  • Firstpage
    387
  • Lastpage
    401
  • Abstract
    This article presents new approaches to system verification and synthesis based on subsystem verification and the novel combined use of counterexamples and heuristics to identify suitable subsystems incrementally. The scope of safety properties considered is limited to behavioral inclusion and controllability. The verification examples considered provide a comparison of the approaches presented with straightforward state exploration and an understanding of their applicability in an industrial context.
  • Keywords
    control system analysis computing; control system synthesis; controllability; discrete event systems; behavior controllability; behavioral inclusion; counter examples; discrete-event systems; formal languages; incremental system verification; safety property; software verification; state exploration; subsystem verification; system synthesis; Computer science; Control system synthesis; Control systems; Controllability; Counting circuits; Discrete event systems; Electrical equipment industry; Formal languages; Safety; Search methods;
  • fLanguage
    English
  • Journal_Title
    Control Systems Technology, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-6536
  • Type

    jour

  • DOI
    10.1109/TCST.2004.824795
  • Filename
    1291409