DocumentCode :
966791
Title :
Design of low-error fixed-width modified booth multiplier
Author :
Cho, Kyung-Ju ; Lee, Kwang-Chul ; Chung, Jin-Gyun ; Parhi, Keshab K.
Author_Institution :
Dept. of Electron. & Inf. Eng., Chonbuk Nat. Univ., Chonju, South Korea
Volume :
12
Issue :
5
fYear :
2004
fDate :
5/1/2004 12:00:00 AM
Firstpage :
522
Lastpage :
531
Abstract :
This paper presents an error compensation method for a modified Booth fixed-width multiplier that receives a W-bit input and produces a W-bit product. To efficiently compensate for the quantization error, Booth encoder outputs (not multiplier coefficients) are used for the generation of error compensation bias. The truncated bits are divided into two groups depending upon their effects on the quantization error. Then, different error compensation methods are applied to each group. By simulations, it is shown that quantization error can be reduced up to 50% by the proposed error compensation method compared with the existing method with approximately the same hardware overhead in the bias generation circuit. It is also shown that the proposed method leads to up to 35% reduction in area and power consumption of a multiplier compared with the ideal multiplier.
Keywords :
coding errors; digital circuits; encoding; power consumption; quantisation (signal); W-bit input; W-bit product; bias generation circuit; booth multiplier; power consumption; quantization error; truncated bits; Adders; Circuit simulation; Energy consumption; Error compensation; Error correction; Finite wordlength effects; Hardware; Information technology; Quantization; Signal generators;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2004.825853
Filename :
1291430
Link To Document :
بازگشت