Title :
Pipelined Parallel Decision-Feedback Decoders for High-Speed Ethernet Over Copper
Author :
Gu, Yongru ; Parhi, Keshab K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Minnesota Univ.
Abstract :
One of the powerful yet simple algorithms to decode trellis codes as well as to combat intersymbol interference (ISI) is the parallel decision-feedback decoding algorithm. However, for high-speed applications, such as Gigabit Ethernet over copper (1000BASE-T), the design and implementation of a parallel decision-feedback decoder (PDFD) is challenging due to the long critical path in the decoder structure. Straightforward pipelined designs usually introduce significant hardware overhead. To solve these problems, in this paper, first, based on an optimized scheduling of the computations in the parallel decision-feedback decoding algorithm, a low-complexity pipelined PDFD is proposed. Next, a novel retiming and reformulation technique is presented for the decision-feedback unit (DFU) in the PDFD, which can remove the DFU from the critical path of the PDFD with negligible hardware overhead. Based on these two techniques, two modified low-complexity pipelined PDFDs are derived. Compared with similar designs in the literature, the proposed design can reduce hardware overhead by 60% while achieving similar speed-up for Gigabit Ethernet systems. The savings are even greater for a pulse amplitude modulation (PAM) system with larger constellation
Keywords :
automatic repeat request; decoding; intersymbol interference; local area networks; scheduling; trellis codes; Gigabit Ethernet-over-copper; high-speed Ethernet-over-copper; intersymbol interference; negligible hardware overhead; optimized scheduling; pipelined parallel decision-feedback decoder; pulse amplitude modulation system; reformulation technique; retiming technique; trellis codes; Concurrent computing; Convolutional codes; Copper; Decoding; Ethernet networks; Hardware; Intersymbol interference; Processor scheduling; Pulse modulation; Scheduling algorithm; Decision-feedback equalizers; Viterbi decoding; parallel decision- feedback decoding; pipeline processing; trellis-coded modulation;
Journal_Title :
Signal Processing, IEEE Transactions on
DOI :
10.1109/TSP.2006.885776