• DocumentCode
    968589
  • Title

    Efficient test solutions for core-based designs

  • Author

    Larsson, Erik ; Arvidsson, Klas ; Fujiwara, Hideo ; Peng, Zebo

  • Author_Institution
    Embedded Syst. Lab., Linkopings Univ., Sweden
  • Volume
    23
  • Issue
    5
  • fYear
    2004
  • fDate
    5/1/2004 12:00:00 AM
  • Firstpage
    758
  • Lastpage
    775
  • Abstract
    A test solution for a complex system requires the design of a test access mechanism (TAM), which is used for the test data transportation, and a test schedule of the test data transportation on the designed TAM. An extensive TAM will lead to lower test-application time at the expense of higher routing costs, compared to a simple TAM with low routing cost but long testing time. It is also possible to reduce the testing time of a testable unit by loading the test vectors in parallel, thus increasing the parallelization of a test. However, such a test-time reduction often leads to higher power consumption, which must be kept under control since exceeding the power budget could damage the system under test. Furthermore, the execution of a test requires resources and concurrent execution of tests may not be possible due to resource or other conflicts. In this paper, we propose an integrated technique for test scheduling, test parallelization, and TAM design, where the test application time and the TAM routing are minimized, while considering test conflicts and power constraints. The main features of our technique are the efficiency in terms of computation time and the flexibility to model the system´s test behavior, as well as the support for the testing of interconnections, unwrapped cores and user-defined logic. We have implemented our approach and made several experiments on benchmarks as well as industrial designs in order to demonstrate that our approach produces high-quality solution at low computational cost.
  • Keywords
    integrated circuit design; integrated circuit interconnections; integrated circuit testing; scheduling; system-on-chip; TAM routing; interconnections testing; scan-chain partitioning; system-on-chip; test access mechanism; test data transportation; test-time reduction; unwrapped cores; user-defined logic; Control systems; Costs; Energy consumption; Job shop scheduling; Logic testing; Power system modeling; Processor scheduling; Routing; System testing; Transportation;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2004.826560
  • Filename
    1291586