• DocumentCode
    968609
  • Title

    BIST-based diagnosis scheme for field programmable gate array interconnect delay faults

  • Author

    Peng, Y.-L. ; Wu, C.-W. ; Liou, J.-J. ; Huang, C.-T.

  • Author_Institution
    Nat. Tsing Hua Univ., Hsinchu
  • Volume
    1
  • Issue
    6
  • fYear
    2007
  • Firstpage
    716
  • Lastpage
    723
  • Abstract
    A new built-in self-test (BlST)-based diagnosis scheme for field programmable gate array (FPGA) interconnect delay faults is proposed. Faulty paths can be located after configuring the output response analyser of the BIST circuit as a scan chain. By analysing these faulty paths, segment fault candidates can be obtained. The proposed diagnosis scheme can find effective test paths to locate faulty segment candidates. Experimental results for an island-style FPGA show high diagnosis resolution in locating the faulty paths, under single- and double-fault models caused by single and double defects, respectively.
  • Keywords
    built-in self test; fault diagnosis; field programmable gate arrays; built-in self-test based diagnosis scheme; delay fault interconnection; faulty segment candidates; field programmable gate array; island-style FPGA;
  • fLanguage
    English
  • Journal_Title
    Computers & Digital Techniques, IET
  • Publisher
    iet
  • ISSN
    1751-8601
  • Type

    jour

  • DOI
    10.1049/iet-cdt:20060197
  • Filename
    4378470