• DocumentCode
    972057
  • Title

    Analysis for optimum threshold voltage and load current of E-D-type GaAs DCFL circuits

  • Author

    Ino, M. ; Hirayama, Motoko ; Ohmori, Masato

  • Author_Institution
    NTT, Musashino Electrical Communication Laboratory, Musashino, Japan
  • Volume
    17
  • Issue
    15
  • fYear
    1981
  • Firstpage
    522
  • Lastpage
    523
  • Abstract
    A GaAs MESFET E-D invertor was analysed to estimate the optimum threshold voltage VT for a switching FET, and the optimum load current IL for a load FET, that will minimise the invertor switching time. The calculated results show that the optimum VT lies at around 0.2 V, and the optimum IL is about 55% of the saturation current of the switching FET.
  • Keywords
    III-V semiconductors; Schottky gate field effect transistors; field effect integrated circuits; gallium arsenide; integrated logic circuits; invertors; E-D-type GaAs DCFL circuits; GaAs MESFET E-D invertor; invertor switching time; load FET; logic circuit; optimum load current; optimum threshold voltage; switching FET;
  • fLanguage
    English
  • Journal_Title
    Electronics Letters
  • Publisher
    iet
  • ISSN
    0013-5194
  • Type

    jour

  • DOI
    10.1049/el:19810365
  • Filename
    4245839